A process-tolerant cache architecture for improved yield in nanoscale technologies.

Process parameter variations are expected to be significantly high in a sub-50-nm technology regime, which can severely affect the yield, unless very conservative design techniques are employed. The parameter variations are random in nature and are expected to be more pronounced in minimum geometry...

Descrizione completa

Dettagli Bibliografici
Pubblicato in:IEEE Transactions on VLSI systems 13, 1 (2005).
Autore principale: Agarwal, A.
Natura: Articolo
Lingua:English
Soggetti: