A 32-bit carry lookahead adder using dual-path all-N logic.

We have developed dual path all-N logic (DPANL) and applied it to 32-bit adder design for higher performance. The speed is significantly enhanced due to reduced capacitance at each evaluation node of dynamic circuits. The power saving is achieved due to reduced adder cell size and minimal race probl...

Full description

Bibliographic Details
Published in:IEEE Transactions on VLSI systems 13, 8 (2005).
Main Author: Ge Yang
Format: Article
Language:English
Subjects: