Exponentially tapered H-tree clock distribution networks.
Exponentially tapered interconnect can reduce the dynamic power dissipation of clock distribution networks. A criterion for sizing H-tree clock networks is proposed. The technique reduces the power dissipated for an example clock network by up to 15% while preserving the signal transition times and...
发表在: | IEEE Transactions on VLSI systems 13, 8 (2005). |
---|---|
主要作者: | |
格式: | 文件 |
语言: | English |
主题: |