Design of a low power wide-band high resolution programmable frequency divider.

The design of a high-speed wide-band high resolution programmable frequency divider is investigated. A new reloadable D flip-flop for the high speed programmable frequency divider is proposed. It is optimized in terms of propagation delay and power consumption as compared with the existing designs....

Descripción completa

Detalles Bibliográficos
Publicado en:IEEE Transactions on VLSI systems 13, 9 (2005).
Autor principal: Yu, X.P
Formato: Artículo
Lenguaje:English
Materias: