A CAD methodology for optimizing transistor current and sizing in analog CMOS design.

A computer-aided design (CAD) methodology for optimizing MOS transistor current and sizing is presented where drain current ID, inversion level (represented by inversion coefficient IC), and channel length L are selected as three independent degrees of design freedom resulting in an optimized select...

ver descrição completa

Detalhes bibliográficos
Publicado no:IEEE Transactions on computer-aided design of integrated circuits and systems 22, 2 (2003).
Autor principal: Binkley, D.M
Formato: Artigo
Idioma:English
Assuntos: