A 512-mb DDR3 SDRAM prototype with CIO minimization and self-calibration techniques.
A 1.5-V 512-Mb DDR3 synchronous DRAM prototype was designed and fabricated in 80-nm technology. Critical to the signal integrity in DDR3 point-to-2points (P22P) interfacing is an efficient calibration scheme and CIO minimization, which were achieved by on-die-termination (ODT)-merged output drivers,...
| Published in: | IEEE Journal of solid state circuits 41, 4 (2006). |
|---|---|
| Main Author: | |
| Format: | Article |
| Language: | English |
| Subjects: |