Hoppa till innehåll
UPFind
  • Bokkorg: 0 poster (Full)
  • Språk
    • English
    • Deutsch
    • Español
    • Français
    • Italiano
    • 日本語
    • Nederlands
    • Português
    • Português (Brasil)
    • 中文(简体)
    • 中文(繁體)
    • Türkçe
    • עברית
    • Gaeilge
    • Cymraeg
    • Ελληνικά
    • Català
    • Euskara
    • Русский
    • Čeština
    • Suomi
    • Svenska
    • polski
    • Dansk
    • slovenščina
    • اللغة العربية
    • বাংলা
    • Galego
    • Tiếng Việt
    • Hrvatski
    • हिंदी
    • Հայերէն
    • Українська
    • Sámegiella
    • Монгол
    • Māori
Avancerad
  • 40-43-Gb/s OC-768 16
  • Hänvisa
  • Skicka per e-post
  • Skriv ut
  • Exportera posten
    • Export to RefWorks
    • Export to EndNoteWeb
    • Export to EndNote
    • Export to MARC
    • Export to MARCXML
  • Lägg till i bokkorgen Ta bort ur bokkorgen
  • Permanent länk
Omslagsbild
QR-kod

40-43-Gb/s OC-768 16 1 MUX

In this paper, we present two copackaged ICs that provide complete OC-768 16:1 multiplexer (MUX) and clock multiplying unit (CMU) functionality. The 17-input 2.5-2.68-Gb/s parallel interface is Serdes Framer Interface Level 5 (SFI-5) compliant while the 40-43-Gb/s output satisfies OC-768 jitter gene...

Full beskrivning

Bibliografiska uppgifter
I publikationen:IEEE Journal of solid state circuits 38, 12 (2003).
Huvudupphovsman: Hai Tao
Materialtyp: Artikel
Språk:engelska
Ämnen:
16:1 multiplexer.
17-input 2.5-2.68-Gb/s parallel interface.
20-GHz clock generation.
40 to 43 Gbit/s.
40-Gb/s MUX timing.
OC-768 16:1 MUX/CMU chipset.
OC-768 jitter generation specifications.
PRBS data.
SFI-5 compliance.
SFI-5 interface.
SONET.
Serdes Framer Interface Level 5 compliance.
SiGe BiCMOS process.
Bit-error ratio.
Chipset accommodates.
Clock multiplying unit functionality.
Delay-locked loop.
Deterministic jitter.
Dynamic wander.
High-speed multiplexer stage.
Optical networking.
Optical transmission.
Peak-to-peak.
Phase noise.
Phase-locked loop.
Quadrature clocks.
Random jitter.
Static skew.
System architecture.
Timing margin stabilization.
Two-chip partitioning.
  • Beståndsuppgifter
  • Beskrivning
  • Förhandsvisning
  • Katalogiseringsuppgifter

Search Options

  • Sökhistorik
  • Avancerad sökning

Discover More

  • Bläddra i katalogen
  • Utforska kanaler

Need Help?

  • Söktips
  • Fråga biblioteket
  • Vanliga frågor

More Information

  • About Tuklas
  • Contact Us

TUKLAS: UP Libraries' Resource Discovery Tool
Copyright © 2020-. The University Library, University of the Philippines Diliman