Design and performance testing of a 2.29-GB

This contribution describes the design and performance testing of an Advanced Encryption Standard (AES) compliant encryption chip that delivers 2.29 GB/s of encryption throughput at 56 mW of power consumption in a 0.18-μm CMOS standard cell technology. This integrated circuit implements the Rijndael...

Full description

Bibliographic Details
Published in:IEEE Journal of solid state circuits 38, 3 (2003).
Main Author: Verbauwhede, I.
Format: Article
Language:English
Subjects: