An asynchronous single-precision floating-point arithmetic unit

A transistor-level design of an asynchronous single-precision floating-point arithmetic unit is designed and tested using Cadence software. It uses CMOS (complementary metal oxide semiconductor) and DCVS (differential cascode voltage switch) logic in a 0.35 um process. Dual-rail signals are used for...

Description complète

Détails bibliographiques
Auteur principal: Noche, Joel Reyes
Format: Thèse
Langue:English
Publié: 2003.
Sujets: