Current demand balancing a technique for minimization of current surge in high performance clock-gated microprocessors.
We propose an integrated architectural and physical planning approach to minimize the current surge in high-performance clock-gated microprocessors. In our approach, we use priority assignment optimization (PAO) and dynamic functional unit (FU) selection (DFS) to balance current demand in the floorp...
| 出版年: | IEEE Transactions on VLSI systems 13, 1 (2005). |
|---|---|
| 第一著者: | |
| フォーマット: | 論文 |
| 言語: | English |
| 主題: |