A review of 0.18-μm full adder performances for tree structured arithmetic circuits.

The general objective of our work is to investigate the area and power-delay performances of low-voltage full adder cells in different CMOS logic styles for the predominating tree structured arithmetic circuits. A new hybrid style full adder circuit is also presented. The sum and carry generation ci...

Description complète

Détails bibliographiques
Publié dans:IEEE Transactions on VLSI systems 13, 6 (2005).
Auteur principal: Chip-Hong Chang
Format: Article
Langue:English
Sujets: