Variable tapered pareto buffer design and implementation allowing run-time configuration for low-power embedded SRAMs.

This paper presents a novel formalized technique for variable tapered buffer design achieving Pareto optimal energy-delay tradeoffs. Our main focus lies on the drivers typically found in embedded SRAMs. Much work has been done for variable tapered buffer design explicitly targeting energy (and/or ar...

Ausführliche Beschreibung

Bibliographische Detailangaben
Veröffentlicht in:IEEE Transactions on VLSI systems 13, 10 (2005).
1. Verfasser: Hua Wang
Format: Artikel
Sprache:English
Schlagworte: