An instruction-level energy model for embedded VLIW architectures.

In this paper, an instruction-level energy model is proposed for the data-path of very long instruction word (VLIW) pipelined processors that can be used to provide accurate power consumption information during either an instruction-level simulation or power-oriented scheduling at compile time. The...

Szczegółowa specyfikacja

Opis bibliograficzny
Wydane w:IEEE Transactions on computer-aided design of integrated circuits and systems 21, 9 (2002).
1. autor: Sami, M.
Format: Artykuł
Język:English
Hasła przedmiotowe: