A combined input and output queued packet switched system based on PRIZMA switch on a chip technology.
A packet-switched system architecture based on the combination of a single-chip output-buffered switch element and input queues that sort arriving packets on a per-output-port basis is proposed. Scheduling is performed in a distributed two-stage approach. Independent arbiters at each of the inputs r...
| I publikationen: | IEEE Communications magazine 38, 12 (2000). |
|---|---|
| Huvudupphovsman: | |
| Materialtyp: | Artikel |
| Språk: | English |
| Ämnen: |