Automation of verification of well-handledness in Robustness Diagram with Loop and Time Controls

This study addresses the absence of an automated tool for verifying the well-handledness of Robustness Diagrams with Loops and Time Controls (RDLTs). It introduces an automation module integrated into the existing verification tool for RDLTs, enhancing its ability to assess well-handledness properti...

Description complète

Détails bibliographiques
Auteur principal: Nique, Kim C. (Auteur)
Autres auteurs: Malinao, Jasmine A. (adviser.)
Format: Thèse
Langue:English
Sujets: